Молимо вас користите овај идентификатор за цитирање или овај линк до ове ставке: https://open.uns.ac.rs/handle/123456789/8698
Назив: An approach to instruction set compiled simulator development based on a target processor C compiler back-end design
Аутори: Djukic M.
Cetic N.
Obradović, Ratko 
Popović, Miroslav
Датум издавања: 1-сеп-2013
Часопис: Innovations in Systems and Software Engineering
Сажетак: Many instruction set simulation approaches place the retargetability and/or cycle-accuracy as the key features for easier architectural exploration and performance estimation early in the hardware development phase. This paper describes an approach in which importance of speed and controllability is placed above the cycle-accuracy and retargetability, thus providing a better platform for software development. The main idea behind this work is to associate the compiled simulator effort with the development of the C language compiler for the target embedded processor, using the knowledge related to compilers and reusing some common software elements. Through the prototype design of a compiled simulator for the Cirrus Logic Coyote DSP architecture, many implementation aspects are presented showing that this approach has great potential. © 2013 Springer-Verlag London.
URI: https://open.uns.ac.rs/handle/123456789/8698
ISSN: 16145046
DOI: 10.1007/s11334-013-0220-0
Налази се у колекцијама:FTN Publikacije/Publications

Приказати целокупан запис ставки

SCOPUSTM   
Навођења

1
проверено 10.05.2024.

Преглед/и станица

33
Протекла недеља
7
Протекли месец
0
проверено 10.05.2024.

Google ScholarTM

Проверите

Алт метрика


Ставке на DSpace-у су заштићене ауторским правима, са свим правима задржаним, осим ако није другачије назначено.