Please use this identifier to cite or link to this item: https://open.uns.ac.rs/handle/123456789/8399
DC FieldValueLanguage
dc.contributor.authorCvejanovic D.en
dc.contributor.authorKatona M.en
dc.contributor.authorMaluckov N.en
dc.contributor.authorNikolić, Milicaen
dc.contributor.authorSimeonov A.en
dc.contributor.authorTeslić, Nikolaen
dc.date.accessioned2019-09-30T09:08:28Z-
dc.date.available2019-09-30T09:08:28Z-
dc.date.issued2006-01-01en
dc.identifier.urihttps://open.uns.ac.rs/handle/123456789/8399-
dc.description.abstractIn this paper, we present one approach to the realtime verification of the DSP-based analog TV-IF demodulator on Field Programmable Gate Array (FPGA). The demodulator performs entire multistandard TV-IF processing of analog input TV signal. The entire system is controlled by programmable 8 bit CPU core. The demodulator and CPU reference models are written in C++ language, and represent only behavioral models. In order to describe concurrency and clocking (cycle dependent simulation) we used SystemC as inter-level between behavioral and RTL model. Verilog hardware description language is used to describe RTL model for FPGA implementation. © 2006 by MIPRO. All rights reserved.en
dc.relation.ispartofMIPRO 2006 - 29th International Convention Proceedings: Computers in Technical Systems and Intelligent Systemsen
dc.titleFPGA verification and emulation of the analog TV-IF demodulator SoCen
dc.typeConference Paperen
dc.identifier.scopus2-s2.0-84895863758en
dc.identifier.urlhttps://api.elsevier.com/content/abstract/scopus_id/84895863758en
dc.relation.volume3en
item.grantfulltextnone-
item.fulltextNo Fulltext-
Appears in Collections:FTN Publikacije/Publications
Show simple item record

SCOPUSTM   
Citations

1
checked on Feb 22, 2020

Page view(s)

14
Last Week
8
Last month
0
checked on May 10, 2024

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.