Mоlimо vаs kоristitе оvај idеntifikаtоr zа citirаnjе ili оvај link dо оvе stаvkе: https://open.uns.ac.rs/handle/123456789/392
Nаziv: Computation of Pinched Hysteresis Loop Area from Memristance-vs-State Map
Аutоri: Juhas, Anamarija 
Dautović, Staniša
Dаtum izdаvаnjа: 1-апр-2019
Čаsоpis: IEEE Transactions on Circuits and Systems II: Express Briefs
Sažetak: © 2004-2012 IEEE. The voltage-current characteristic of memristor driven by sinusoidal signal has the shape of hysteresis loop pinched at the origin. The lobe area of the hysteresis loop has been computed so far either from the voltage-current plane for all types of memristors or from the constitutive relation in the flux-charge plane of ideal memristor. In this brief, we provide an alternative approach in computing the lobe area from the memristance-versus-state map of ideal and ideal generic memristors driven by sinusoidal or periodic continuous piecewise linear signal with zero dc component. The applicability of the proposed approach is demonstrated through a number of examples.
URI: https://open.uns.ac.rs/handle/123456789/392
ISSN: 15497747
DOI: 10.1109/TCSII.2018.2868384
Nаlаzi sе u kоlеkciјаmа:FTN Publikacije/Publications

Prikаzаti cеlоkupаn zаpis stаvki

SCOPUSTM   
Nаvоđеnjа

2
prоvеrеnо 29.04.2023.

Prеglеd/i stаnicа

21
Prоtеklа nеdеljа
7
Prоtеkli mеsеc
0
prоvеrеnо 10.05.2024.

Google ScholarTM

Prоvеritе

Аlt mеtrikа


Stаvkе nа DSpace-u su zаštićеnе аutоrskim prаvimа, sа svim prаvimа zаdržаnim, оsim аkо nije drugačije naznačeno.