Молимо вас користите овај идентификатор за цитирање или овај линк до ове ставке: https://open.uns.ac.rs/handle/123456789/2339
Назив: Implementation of application specific instruction-set processor for the artificial neural network acceleration using LISA ADL
Аутори: Rakanović, Damjan 
Struharik, Rastislav 
Датум издавања: 14-нов-2017
Часопис: Proceedings of 2017 IEEE East-West Design and Test Symposium, EWDTS 2017
Сажетак: © 2017 IEEE. In fields like embedded vision, where algorithms are computationally expensive, hardware accelerators play a major role in high throughput applications. These accelerators could be implemented as hardwired IP cores or Application Specific Instruction-set Processors (ASIPs). While hardwired solutions often provide the best possible performance, they are less flexible then ASIP implementation. In this paper, we present a design flow of ASIP for feed-forward fully-connected neural network acceleration. Design was named Neural Network ASIP (NNAP) and developed using LISA language for ASIP, tested on Zynq7020 FPGA and finally, its performance was compared to the software solution running on the ARM Cortex-A9 core. It was shown that the performance of ASIP solution, running on Zynq FPGA, is approximately from 20 to 40 times faster when compared to the software implementation, running on the ARM based architecture.
URI: https://open.uns.ac.rs/handle/123456789/2339
ISBN: 9781538632994
DOI: 10.1109/EWDTS.2017.8110039
Налази се у колекцијама:FTN Publikacije/Publications

Приказати целокупан запис ставки

SCOPUSTM   
Навођења

3
проверено 20.05.2023.

Преглед/и станица

20
Протекла недеља
7
Протекли месец
0
проверено 10.05.2024.

Google ScholarTM

Проверите

Алт метрика


Ставке на DSpace-у су заштићене ауторским правима, са свим правима задржаним, осим ако није другачије назначено.