Mоlimо vаs kоristitе оvај idеntifikаtоr zа citirаnjе ili оvај link dо оvе stаvkе: https://open.uns.ac.rs/handle/123456789/12533
Nаziv: Numerical analysis of DGMOSFET 1/f noise under different bias conditions
Аutоri: Videnović-Mišić M.
Jevtić, Marija 
Dаtum izdаvаnjа: 1-дец-2005
Čаsоpis: EUROCON 2005 - The International Conference on Computer as a Tool
Sažetak: In this paper ID VDS characteristics and numerical analysis of 1/f noise for DGMOSFET and its transistors are presented. A model of DGMOSFET noise analysis based on small signal noise equivalent circuits is proposed. Using this model we have calculated the weighting factors that describe participation of source and drain transistor noises in total noise. It is found that DGMOSFET 1/f noise is lower than noise of the first (source) and second (drain) transistors if the first transistor is in linear or partially non-linear regions. Moreover, resultant DGMOSFET noise is lower than source transistor noise under all bias conditions. If source and drain transistors are in non-linear and/or saturation regimes, the source transistor dominantly influences DGMOSFET noise. ©2005 IEEE.
URI: https://open.uns.ac.rs/handle/123456789/12533
ISBN: 142440049X
Nаlаzi sе u kоlеkciјаmа:MDF Publikacije/Publications

Prikаzаti cеlоkupаn zаpis stаvki

Prеglеd/i stаnicа

14
Prоtеklа nеdеljа
6
Prоtеkli mеsеc
0
prоvеrеnо 10.05.2024.

Google ScholarTM

Prоvеritе

Аlt mеtrikа


Stаvkе nа DSpace-u su zаštićеnе аutоrskim prаvimа, sа svim prаvimа zаdržаnim, оsim аkо nije drugačije naznačeno.