Mоlimо vаs kоristitе оvај idеntifikаtоr zа citirаnjе ili оvај link dо оvе stаvkе: https://open.uns.ac.rs/handle/123456789/15464
Nаziv: Improve the automatic clock gating insertion in ASIC synthesis process using optimal enable function selection
Аutоri: Nikolić M.
Katona M.
Dаtum izdаvаnjа: 1-дец-2010
Čаsоpis: Proceedings of Papers - 5th European Conference on Circuits and Systems for Communications, ECCSC'10
Sažetak: In modern ASIC industry power consumption is becoming one of the most important constrains during the development phase. In 130nm technology and older, major part of the power consumption is a dynamic power and dynamic power optimization is usually taking the most of the time planed for the power optimization. Effective implementation and efficient utilization of clock gating (CG) logic is a critical element for dynamic power optimization since the clock gating is a dominant technique in dynamic power reduction. This paper is exploring the tradeoffs in clock gating that result in the lowest overall power consumption and optimization time. We are presenting the technique needed to be used in the situation when automatic clock gating is not acceptable.
URI: https://open.uns.ac.rs/handle/123456789/15464
ISBN: 9788674663943
Nаlаzi sе u kоlеkciјаmа:Naučne i umetničke publikacije

Prikаzаti cеlоkupаn zаpis stаvki

Prеglеd/i stаnicа

10
Prоtеklа nеdеljа
3
Prоtеkli mеsеc
0
prоvеrеnо 10.05.2024.

Google ScholarTM

Prоvеritе

Аlt mеtrikа


Stаvkе nа DSpace-u su zаštićеnе аutоrskim prаvimа, sа svim prаvimа zаdržаnim, оsim аkо nije drugačije naznačeno.