Mоlimо vаs kоristitе оvај idеntifikаtоr zа citirаnjе ili оvај link dо оvе stаvkе: https://open.uns.ac.rs/handle/123456789/12035
Nаziv: Multiple scenario approach for pre-silicon hardware/software co-verification
Аutоri: Katona M.
Djukaric D.
Cvejanovic D.
Dаtum izdаvаnjа: 1-дец-2009
Čаsоpis: ECBS-EERC 2009 - 1st Eastern European Regional Conference on the Engineering of Computer-Based Systems: Setting New ECBS Frontiers.
Sažetak: This paper addresses problems associated with verification and FPGA prototyping platform preparation for the pre-silicon software development. Increasing the size of modern SoC makes traditional approach of mapping entire design into one FPGA unsuitable. Consequently, other more appropriate scheme must be found in order to achieve optimal results. One solution for the problem could be platforms with 16 or more modern FPGAs. However, such platform verification cost would be significantly increased and most of the SoC designs would face serious issues during platform preparation if design concept is not adjusted to the specific verification process. In this paper we propose a new approach for multiple FPGA platform scheme suitable for today's rapid growth of SoC ASIC designs. The proposed approach targets the modular verification approach for pre-silicon software verification instead of using the full scale system verification process. © 2009 IEEE.
URI: https://open.uns.ac.rs/handle/123456789/12035
ISBN: 9780769537597
DOI: 10.1109/ECBS-EERC.2009.10
Nаlаzi sе u kоlеkciјаmа:Naučne i umetničke publikacije

Prikаzаti cеlоkupаn zаpis stаvki

Prеglеd/i stаnicа

13
Prоtеklа nеdеljа
4
Prоtеkli mеsеc
0
prоvеrеnо 10.05.2024.

Google ScholarTM

Prоvеritе

Аlt mеtrikа


Stаvkе nа DSpace-u su zаštićеnе аutоrskim prаvimа, sа svim prаvimа zаdržаnim, оsim аkо nije drugačije naznačeno.